Please use this identifier to cite or link to this item: http://dspace.uniten.edu.my/jspui/handle/123456789/5934
DC FieldValueLanguage
dc.contributor.authorJabbar, A.F.en_US
dc.contributor.authorMansor, M.en_US
dc.date.accessioned2017-12-08T07:41:18Z-
dc.date.available2017-12-08T07:41:18Z-
dc.date.issued2013-
dc.description.abstractMultilevel inverters enables implementation of high-power-medium-voltage applications using smaller rated devices resulting to cheaper and compact design. Currently, researchers are interested in developing distributed generation (DG) with multilevel topology that produces not just active power demands, but also incorporated with custom power capabilities for power quality improvement. However, multilevel inverters are susceptive to voltage unbalance at the DC link capacitor which affects the output voltages. For this reason, a voltage balancing method is presented for a seven level cascaded multilevel inverter using phase-shifted carrier PWM (PSCPWM). This method is base on modifying the switching state without any external circuit. © 2013 IEEE.en_US
dc.language.isoen_USen_US
dc.relation.ispartofIn CEAT 2013 - 2013 IEEE Conference on Clean Energy and Technology (pp. 323-326). [6775649] IEEE Computer Societen_US
dc.titleVoltage balancing in DC link capacitor for seven level cascaded multilevel inverteren_US
dc.typeArticleen_US
dc.identifier.doi10.1109/CEAT.2013.6775649-
item.fulltextNo Fulltext-
item.grantfulltextnone-
Appears in Collections:COE Scholarly Publication
Show simple item record

Google ScholarTM

Check

Altmetric


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.