Please use this identifier to cite or link to this item: http://dspace.uniten.edu.my/jspui/handle/123456789/5181
Title: Control factors optimization on threshold voltage and leakage current in 22 nm NMOS transistor using Taguchi method
Authors: Afifah Maheran, A.H. 
Menon, P.S. 
Ahmad, I. 
Salehuddin, F. 
Mohd, A.S. 
Noor, Z.A. 
Elgomati, H.A. 
Issue Date: 2017
Abstract: In this article, Taguchi method was used to optimize the control factor in obtaining the optimal value which is also known as response characteristics, where the threshold voltage (Vth) and leakage current (Ileak) for NMOS transistor with a gate length of 22 nm is taken into account. The NMOS transistor design includes a high permittivity material (high-k) as a dielectric layer and a metal gate which is Titanium Dioxide (TiO2) and Tungsten Silicide (WSiX) respectively. The control factor was optimized in designing the NMOS device using the Taguchi Orthogonal Array Method where the Signal-To-Noise Ratio (SNR) analysis uses the Nominal-The-Best (NTB) SNR for Vth, while for Ileak analysis, a Smaller-The-Better (STB) SNR was used. Four manufacturing control factors and two noise factor are used to optimize the response characteristics and find the best combination of design parameters. The results show that the Halo implantation tilting angle is the dominant factor where it has the greatest factor effect on the SNR of the Ileak with 55.52%. It is also shown that the values of Vth have the least variance and the mean value can be set to 0.289 V ± 12.7% and Ileak is less than 100 nA/μm which is in line with the projections made by the International Technology Roadmap for Semiconductors (ITRS).
Appears in Collections:COE Scholarly Publication

Show full item record

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.