Please use this identifier to cite or link to this item: http://dspace.uniten.edu.my/jspui/handle/123456789/5972
DC FieldValueLanguage
dc.contributor.authorNoor Faizah, Z.A.
dc.contributor.authorAhmad, I.
dc.contributor.authorKer, P.J.
dc.contributor.authorSiti Munirah, Y.
dc.contributor.authorMohd Firdaus, R.
dc.contributor.authorMd Fazle, E.
dc.contributor.authorMenon, P.S.
dc.date.accessioned2017-12-08T07:48:05Z-
dc.date.available2017-12-08T07:48:05Z-
dc.date.issued2016
dc.identifier.urihttp://dspace.uniten.edu.my/jspui/handle/123456789/5972-
dc.description.abstractThis paper presents the modeling and optimization of 14nm gate length CMOS transistor which is down-scaled from previous 32nm gate length. High-k metal gate material was used in this research utilizing Hafnium Dioxide (HfO2) as dielectric and Tungsten Silicide (WSi2) and Titanium Silicide (TiSi2) as a metal gate for NMOS and PMOS respectively. The devices are fabricated virtually using ATHENA module and characterized its performance evaluation via ATLAS module; both in Virtual Wafer Fabrication (VWF) of Silvaco TCAD Tools. The devices were then optimized through a process parameters variability using L9 Taguchi Method. There were four process parameter with two noise factor of different values were used to analyze the factor effect. The results show that the optimal value for both transistors are well within ITRS 2013 prediction where VTH and IOFF are 0.236737V and 6.995705nA/um for NMOS device and 0.248635 V and 5.26nA/um for PMOS device respectively. © 2016 The Authors, published by EDP Sciences.
dc.titleProcess Parameters Optimization of 14nm MOSFET Using 2-D Analytical Modelling
item.grantfulltextnone-
item.fulltextNo Fulltext-
Appears in Collections:COE Scholarly Publication
Show simple item record

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.